

# CM9882A

7.1+2 CHANNEL HIGH-PERFORMANCE HDA CODEC

#### **NOTICES**

THIS DOCUMENT IS PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, DOCUMENT OR SAMPLE.



ALL RIGHTS RESERVED. NO PART OF THIS DOCUMENT MAY BE REPRODUCED OR TRANSMITTED IN ANY FORM OR BY ANY MEANS, ELECTRONIC OR MECHANICAL, INCLUDING INFORMATION STORAGE AND RETRIEVAL SYSTEMS, WITHOUT PERMISSION IN WRITING FROM THE C-MEDIA ELECTRONICS, INC.

Third-party brands and names are the property of their respective owners.

Copyright 2009-2010 © C-MEDIA ELECTRONICS INC.

#### C-MEDIA ELECTRONICS INC.

6F, 100, Sec. 4, Civil Boulevard, Taipei, Taiwan 106, R.O.C. TEL: 886-2-8773-1100 FAX: 886-2-8773-2211

http://www.cmedia.com.tw

For detailed product information, please contact <a href="mailto:sales@cmedia.com.tw">sales@cmedia.com.tw</a>



## **REVISION HISTORY**

| Revision | Release Date | Summary               |
|----------|--------------|-----------------------|
| 0.1      | 2009/08/26   | First release.        |
| 0.2      | 2010/03/09   | Formal release        |
| 1.0      | 2011/09/05   |                       |
| 1.1      | 2012/07/04   | -update block diagram |



| Ιċ | NOTICES                                       |    |
|----|-----------------------------------------------|----|
| 1. |                                               |    |
|    |                                               |    |
| 2. |                                               |    |
|    | 2.1. HARDWARE FEATURES                        | 2  |
| 3. | BLOCK DIAGRAM                                 | 3  |
| 1. | PIN ASSIGNMENTS                               | 4  |
|    | 4.1. Green Package and Version Identification | 5  |
| 5. | . PIN DESCRIPTIONS                            | 5  |
| 6. | . HIGH DEFINITION AUDIO LINK PROTOCOL         | 7  |
|    | 6.1. Link Signals                             | 7  |
|    | 6.1.1. Signal Definitions                     | 8  |
|    | 6.1.2. Signaling Topology                     | g  |
|    | 6.2. Frame Composition                        |    |
|    | 6.2.1. Outbound Frame – Single SDO            | 10 |
|    | 6.2.2. Outbound Frame – Multiple SDOs         |    |
|    | 6.2.3. Inbound Frame – Single SDI             |    |
|    | 6.2.4. Inbound Frame – Multiple SDIs          |    |
|    | 6.2.5. Variable Sample Rates                  |    |
|    | 6.3. RESET AND INITIALIZATION                 |    |
|    | 6.3.1. Link Reset                             |    |
|    | 6.3.2. Codec Reset                            |    |
|    | 6.3.3. Codec Initialization Sequence          |    |
|    | 6.4. VERB AND RESPONSE FORMAT                 | 18 |
|    | 6.4.1. Command Verb Format                    |    |
|    | 6.4.2. Response Format                        | 21 |
|    | 6.5. POWER MANAGEMENT                         | 21 |
|    | 6.5.1. System Power State Definitions         | 21 |
|    | 6.5.2. Power Controls                         | 22 |
|    | 6.5.3. Powered Down Conditions                | 22 |
| 7. | . ELECTRICAL CHARACTERISTICS                  | 23 |
|    | 7.1. DC CHARACTERISTICS                       |    |
|    | 7.1.1. Absolute Maximum Ratings               |    |
|    | 7.1.2. Threshold Voltage                      |    |
|    | 7.1.3. Digital Filter Characteristics         |    |
|    | 7.1.4. SPDIF Input/Output Characteristics     |    |
|    | 7.2. AC CHARACTERISTICS                       |    |
|    | 7.2.1. Link Reset and Initialization Timing   |    |
|    | 7.2.2. Link Timing Parameters at the Codec    |    |
|    | 7.2.3. SPDIF Output and Input Timing          |    |
|    | 7.2.4. Test Mode                              |    |
|    | 7.3. ANALOG PERFORMANCE                       |    |
| 3. |                                               |    |
|    | 8.1. DESKTOP SYSTEM                           |    |
| 9. |                                               |    |
|    | 9.1. STANDBY MODE                             | 36 |





| 9.2. | DIGITAL MICROPHONE IMPLEMENTATION | 37 |
|------|-----------------------------------|----|
| 10.  | MECHANICAL DIMENSIONS             | 38 |



# **List of Tables**

| TABLE 1.  | PIN DESCRIPTIONS                             | 5  |
|-----------|----------------------------------------------|----|
| TABLE 2.  | LINK SIGNAL DEFINITIONS                      |    |
| TABLE 3.  | HDA SIGNAL DEFINITIONS                       | 8  |
| TABLE 4.  | DEFINED SAMPLE RATE AND TRANSMISSION RATE    | 14 |
| TABLE 6.  | 48kHz Variable Rate of Delivery Timing       | 14 |
| TABLE 8.  | 44.1kHz Variable Rate of Delivery Timing     | 15 |
| TABLE 10. | 40-BIT COMMANDS IN 4-BIT VERB FORMAT         | 18 |
| TABLE 12. |                                              |    |
| TABLE 14. | VERBS SUPPORTED BY THE CM9882A (Y=SUPPORTED) | 19 |
| TABLE 15. | PARAMETERS IN THE CM9882A (Y=SUPPORTED)      | 20 |
|           | SOLICITED RESPONSE FORMAT                    |    |
| Table 17. | Unsolicited Response Format                  | 21 |
| TABLE 18. | SYSTEM POWER STATE DEFINITIONS               | 21 |
| Table 20. | POWER CONTROLS                               | 22 |
| Table 22. | POWERED DOWN CONDITIONS                      | 22 |
| Table 86. | ABSOLUTE MAXIMUM RATINGS                     | 23 |
|           | THRESHOLD VOLTAGE                            |    |
|           | DIGITAL FILTER CHARACTERISTICS               |    |
|           | SPDIF INPUT/OUTPUT CHARACTERISTICS           |    |
|           | LINK RESET AND INITIALIZATION TIMING.        |    |
| Table 91. | LINK TIMING PARAMETERS AT THE CODEC          | 26 |
|           | SPDIF OUTPUT AND INPUT TIMING                |    |
| TABLE 93. | ANALOG PERFORMANCE                           | 28 |
| Table 94. | DESKTOP SYSTEM                               | 29 |
| Table 95. | STANDBY MODE                                 | 36 |
|           |                                              |    |



# **List of Figures**

| FIGURE 1.  | BLOCK DIAGRAM                                        |    |
|------------|------------------------------------------------------|----|
| FIGURE 3   | PIN ASSIGNMENTS                                      | 4  |
| FIGURE 4.  | HDA LINK PROTOCOL                                    | 7  |
| FIGURE 6.  | BIT TIMING                                           | 8  |
| FIGURE 7.  | SIGNALING TOPOLOGY                                   | 9  |
| FIGURE 9.  | SDO OUTBOUND FRAME                                   | 10 |
| FIGURE 11. | SDO STREAM TAG IS INDICATED IN SYNC                  | 11 |
| FIGURE 13. | STRIPED STREAM ON MULTIPLE SDOS                      |    |
|            | SDI Inbound Stream                                   |    |
| FIGURE 16. | SDI STREAM TAG AND DATA                              | 12 |
| FIGURE 12. | CODEC TRANSMITS DATA OVER MULTIPLE SDIS              | 13 |
| FIGURE 13. | LINK RESET TIMING                                    | 17 |
| FIGURE 15. | CODEC INITIALIZATION SEQUENCE                        | 18 |
|            | LINK RESET AND INITIALIZATION TIMING                 |    |
| FIGURE 17. | LINK SIGNALS TIMING                                  | 26 |
| FIGURE 18. | OUTPUT AND INPUT TIMING                              | 27 |
|            | FILTER CONNECTION                                    |    |
| FIGURE 20. | FRONT PANEL HEADER AND FRONT PANEL MODULE CONNECTION | 32 |
| FIGURE 21. | JACK CONNECTION AT REAR PANEL                        | 34 |
| FIGURE 22. | SPDIF INPUT/OUTPUT CONNECTION                        | 36 |
|            | DIGITAL MICROPHONE IMPLEMENTATION                    |    |
| FIGURE 24. | STEREO DIGITAL MICROPHONE CONNECTION                 | 37 |
|            |                                                      |    |



# 1. General Description

The CM9882A provides ten DAC channels that simultaneously support 7.1 sound playback, plus 2 channels of independent stereo sound output (multiple streaming) through the front panel stereo outputs. Three stereo ADC and one stereo digital microphone converter are integrated. The CM9882A incorporates Cmedia proprietary converter technology to achieve 108dB Signal-to-Noise ratio (SNR) playback (DAC) quality and 104dB SNR recording (ADC) quality, and is designed for Windows Vista premium desktop and laptop systems

All analog I/O are input and output capable, and headphone amplifiers are also integrated at six analog output ports. All analog I/Os can be re-tasked according to user's definitions.

Support for 16/20/24-bit SPDIF input and output with up to 192kHz sample rate offers easy connection of PCs to consumer electronic products such as digital decoders and speakers. The CM9882A also features secondary SPDIF-OUT output.

The CM9882A supports host/soft audio from the Intel ICH series chipset, and also from any other HDA compatible audio controller. With EAX/Direct Sound 3D compatibility, the CM9882A provides an excellent home entertainment package and game experience for PC users.



## 2. Features

#### 2.1. Hardware Features

- High performance DACs with 108dB signal-to-noise ratio(A-weighting)
- High performance ADCs with 104dB signal-to-noise ratio (A-weighting).
- Meets Microsoft WLP3.10 and future WLP audio requirements
- Ten DAC channels support 16/20/24-bit PCM format for 7.1 sound playback, plus 2 channels of concurrent independent stereo sound output (multiple streaming) through the front panel output
- Three stereo ADC support 16/20/24-bit PCM format, multiple stereo recording
- All DACs supports 44.1k/48k/88.2k/96k/176.4k/192kHz sample rate
- ADC supports 44.1k/48k/88.2k/96k/176.4k/192kHz sample rate
- Primary 16/20/24-bit SPDIF-OUT supports 32k/44.1k/48k/88.2k/96k/192kHz sample rate
- Secondary 16/20/24-bit SPDIF-OUT supports 32k/44.1k/48k/88.2k/96k/192kHz sample rate
- 16/20/24-bit SPDIF-IN supports 32k/44.1k/48k/96k/192kHz sample rate
- All analog jacks are stereo input and output re-tasking
- Software selectable boost gain (+10/+20/+30dB) for analog microphone input
- High-quality analog differential CD input
- Software selectable 2.5V/3.2V/4.0V VREFOUT
- Two jack detection pins each designed to detect up to 4 jacks plugging
- Supports analog GPIO2 to be jack detection for CD input which is used as 9<sup>th</sup> analog port
- Supports legacy analog mixer architecture
- Up to 3 GPIOs (General Purpose Input and Output) for customized applications. GPIO0 and GPIO1 share pin with DMIC-CLK and DMIC-DATA.
- Supports mono and stereo digital microphone interface (pins shared with GPIO0 and GPIO1)
- Supports anti-pop mode when analog power AVDD is on and digital power is off.
- Hardware Zero-Detect output volume control
- 1dB per step output volume and input volume control
- Supports 3.3V digital core power, 1.5V or 3.3V digital I/O power for HD Audio link, and 5.0V analog power
- 48-pin LQFP 'Green' package



# 3. Block Diagram



Figure 1. Block Diagram



# 4. Pin Assignments



Figure 2 Pin Assignments



# 4.1. Green Package and Version Identification

Green package is indicated by a 'G' in the location marked 'T' in Figure 2. The silicon version and step numbers are shown in the location marked 'V' and 'S'.

# 5. Pin Descriptions

Table 1. Pin Descriptions

| Name       | Type | Pin | Description                       | Characteristic Definition                                            |
|------------|------|-----|-----------------------------------|----------------------------------------------------------------------|
| DVDD       | P    | 1   | Digital Core Power                | Digital VDD (3.3V)                                                   |
| GPIO0/     | IO*  | 2   | General Purpose Input/Output/     | Digital Input: Schmitt trigger, V <sub>IL</sub> =0.4*DVDD,           |
| DMIC-CLK/  |      |     | Digital MIC Clock Output/         | V <sub>IH</sub> =0.6*DVDD, internal 50K pull up                      |
| SPDIF-OUT2 |      |     | Secondary SPDIF Out to HDMI       | Digital Output: V <sub>OL</sub> <0.1*DVDD, V <sub>OH</sub> >0.9*DVDD |
|            |      |     | Transmitter                       | 6mA@75Ω Output driving                                               |
| GPIO1/     | IO*  | 3   | General Purpose Input/Output/     | Digital Input: Schmitt trigger, V <sub>IL</sub> =0.4*DVDD,           |
| DMIC-DATA  |      |     | Digital MIC Stereo Channel Input  | V <sub>IH</sub> =0.6*DVDD, internal 50K pull up                      |
|            |      |     |                                   | Digital Output: V <sub>OL</sub> <0.1*DVDD, V <sub>OH</sub> >0.9*DVDD |
| DVSS       | G    | 4   | Digital Ground                    | Digital ground                                                       |
| SDATA-OUT  | I    | 5   | Serial TDM Data Input             | Digital Input: Schmitt trigger,                                      |
|            |      |     |                                   | $V_{IL} = 0.4*DVDD-IO, V_{IH} = 0.6*DVDD-IO$                         |
| BITCLK     | I    | 6   | 24MHz Clock                       | Digital Input: Schmitt trigger,                                      |
|            |      |     |                                   | $V_{IL}$ =0.4*DVDD-IO, $V_{IH}$ =0.6*DVDD-IO                         |
| DVSS       | G    | 7   | Digital Ground                    | Digital ground                                                       |
| SDATA-IN   | IO   | 8   | Serial TDM Data Output            | Digital Input: Schmitt trigger,                                      |
|            |      |     |                                   | $V_{IL} = 0.4*DVDD-IO, V_{IH} = 0.6*DVDD-IO$                         |
|            |      |     |                                   | Digital Output:                                                      |
|            |      |     |                                   | $V_{OL}$ <0.1*DVDD-IO, $V_{OH}$ >0.9*DVDD-IO                         |
| DVDD-IO    | P    | 9   | Digital Power for HD Link         | Scalable Digital VDD (1.5V~3.3V)                                     |
| SYNC       | I    | 10  | 48KHz Frame SYNC Signal           | Digital Input: Schmitt trigger,                                      |
|            |      |     |                                   | $V_{IL}$ =0.4*DVDD-IO, $V_{IH}$ =0.6*DVDD-IO                         |
| RESET#     | I    | 11  | H/W Reset Input                   | Digital Input: Schmitt trigger,                                      |
|            |      |     |                                   | $V_{IL}$ =0.4*DVDD-IO, $V_{IH}$ =0.6*DVDD-IO                         |
| NC         | -    | 12  | Not Connected                     |                                                                      |
| Sense A    | -    | 13  | Jack Detect for Resistor Network  | Connect {5.1K, 10K, 20K, 39.2K} with 1% accuracy                     |
| LINE2-L    | IO   | 14  | Analog Input and Output with      | Analog I/O, default 2 <sup>nd</sup> line input.                      |
|            |      |     | Multiple Function – Left Channel  | Recommended to be re-tasking port at front panel                     |
| LINE2-R    | IO   | 15  | Analog Input and Output with      | Analog I/O, default 2 <sup>nd</sup> line input.                      |
|            |      |     | Multiple Function – Right Channel | Recommended to be re-tasking port at front panel                     |
| MIC2-L     | IO   | 16  | Analog Input and Output with      | Analog I/O, default 2 <sup>nd</sup> mic input.                       |
|            |      |     | Multiple Function – Left Channel  | Recommended to be re-tasking port at front panel                     |
| MIC2-R     | IO   | 17  | Analog Input and Output with      | Analog I/O, default 2 <sup>nd</sup> mic input.                       |
|            |      |     | Multiple Function – Right Channel | Recommended to be re-tasking port at front panel                     |
| CD-L       | I    | 18  | CD Input Left Channel             | Analog Input: 1.6Vrms of full-scale input                            |
| CD-GND     | I    | 19  | CD Input Reference Ground         | Analog Input: 1.6Vrms of full-scale input                            |
| CD-R       | I    | 20  | CD Input Right Channel            | Analog Input: 1.6Vrms of full-scale input                            |



| Name      | Type | Pin | Description                       | Characteristic Definition                                            |
|-----------|------|-----|-----------------------------------|----------------------------------------------------------------------|
| MIC1-L    | IO   | 21  | Analog Input and Output with      | Analog I/O, default 1st mic input. Recommended to                    |
|           |      |     | Multiple Function – Left Channel  | be microphone input at rear panel                                    |
| MIC1-R    | IO   | 22  | Analog Input and Output with      | Analog I/O, default 1 <sup>st</sup> mic input.                       |
|           |      |     | Multiple Function – Right Channel | Recommended to be microphone input at rear panel                     |
| LINE1-L   | IO   | 23  | Analog Input and Output with      | Analog I/O, default 1 <sup>st</sup> line input.                      |
|           |      |     | Multiple Function – Left Channel  | Recommended to be line level input at rear panel                     |
| LINE1-R   | IO   | 24  | Analog Input and Output with      | Analog I/O, default 1 <sup>st</sup> line input.                      |
|           |      |     | Multiple Function – Right Channel | Recommended to be line level input at rear panel                     |
| AVDD1     | P    | 25  | Analog Power for Mixer & Amp      | Analog VDD (5.0V)                                                    |
| AVSS1     | G    | 26  | Analog Ground for Mixer & Amp     | Analog GND                                                           |
| VREF      | -    | 27  | 2.5V Reference Voltage            | 1μf capacitor to analog ground                                       |
| VREFO-L   | О    | 28  | Bias Voltage for MIC1             | Analog Output: 2.5V/3.2V/4.0V reference voltage                      |
| VREFO     | О    | 29  | Bias Voltage for LINE1            | Analog Output: 2.5V/3.2V/4.0V reference voltage                      |
| VREFO     | О    | 30  | Bias Voltage for MIC2             | Analog Output: 2.5V/3.2V/4.0V reference voltage                      |
| VREFO     | О    | 31  | Bias Voltage for LINE2            | Analog Output: 2.5V/3.2V/4.0V reference voltage                      |
| VREFO-R   | О    | 32  | Secondary Bias Voltage for MIC1   | Analog Output: 2.5V/3.2V/4.0V reference voltage                      |
| GPIO2     | IO   | 33  | General Purpose Input/Output      | Analog Input: Schmitt trigger,                                       |
|           |      |     | Power by AVDD                     | $V_{IL} = 0.4*AVDD$ , $V_{IH} = 0.6*AVDD$ ; Floating                 |
|           |      |     |                                   | Analog Output: V <sub>OL</sub> <0.1*AVDD, V <sub>OH</sub> >0.9*AVDD  |
| Sense B   | -    | 34  | Jack Detect for Resistor Network  | Connect {5.1K, 10K, 20K, 39.2K} with 1% accuracy                     |
| FRONT-L   | IO   | 35  | Analog Input and Output – Left    | Analog I/O, default front channel output.                            |
| FRONT-R   | IO   | 36  | Analog Input and Output – Right   | Analog I/O, default front channel output.                            |
| NC        | -    | 37  | Not Connected                     | Leave this pin be floated.                                           |
| AVDD2     | P    | 38  | Analog Power for DAC and ADC      | Analog VDD (5.0V)                                                    |
| SURR-L    | IO   | 39  | Analog Input and Output – Left    | Analog I/O, default surround channel.                                |
| JDREF     | -    | 40  | Reference for Jack Detect         | 20K, 1% resistor to AGND                                             |
| SURR-R    | IO   | 41  | Analog Input and Output – Right   | Analog I/O, default surround channel.                                |
| AVSS2     | G    | 42  | Analog Ground for DAC & ADC       | Analog GND                                                           |
| CENTER    | IO   | 43  | Analog Input and Output – Left    | Analog I/O, default center channel.                                  |
| LFE       | IO   | 44  | Analog Input and Output – Right   | Analog I/O, default LFE channel.                                     |
| SIDE-L    | IO   | 45  | Analog Input and Output – Left    | Analog I/O, default side channel.                                    |
| SIDE-R    | IO   | 46  | Analog Input and Output – Right   | Analog I/O, default side channel.                                    |
| SPDIF-IN/ | IO   | 47  | SPDIF Input/                      | Digital Input: Schmitt trigger (5V tolerance),                       |
| EAPD      |      |     | External Amplifier Power Down     | V <sub>IL</sub> =0.44*DVDD, V <sub>IH</sub> =0.56*DVDD               |
|           |      |     | _                                 | Digital Output: V <sub>OL</sub> <0.1*DVDD, V <sub>OH</sub> >0.9*DVDD |
| SPDIF-OUT | О    | 48  | Primary SPDIF Out                 | Digital Output: V <sub>OL</sub> <0.1*DVDD, V <sub>OH</sub> >0.9*DVDD |
|           |      |     |                                   | 10mA@75Ω Output driving                                              |
|           | 1    | I.  | 1                                 | Total: 48 Pins                                                       |
|           |      |     |                                   | 1                                                                    |

Note: Pins 2 and 3 have multiple functions. Their default operation is as GPIOs. They functions as digital MIC pins when the configuration register of the digital MIC pin widget is enabled, and exclusively function as secondary SPDIF-OUT when the configuration register of the SPDIF-OUT2 pin widget is enabled.



# 6. High Definition Audio Link Protocol

# 6.1. Link Signals

The High Definition Audio (HDA) link is the digital serial interface that connects the HDA codecs to the HDA Controller. The HDA link protocol is controller synchronous, based on a 24.0MHz BIT-CLK sent by the HDA controller. The input and output streams, including command and PCM data, are isochronous with a 48kHz frame rate. Figure 3 shows the basic concept of the HDA link protocol.



Figure 3. HDA Link Protocol



# **6.1.1.** Signal Definitions

Table 2. Link Signal Definitions

| Item | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCLK | 24.0MHz bit clock sourced from the HDA controller and connecting to all codecs                                                                                                                                                                                                                                                                                                                             |
| SYNC | 48kHz signal used to synchronize input and output streams on the link. It is sourced from the HDA controller and connects to all codecs                                                                                                                                                                                                                                                                    |
| SDO  | Serial data output signal driven by the HDA controller to all codecs. Commands and data streams are carried on SDO. The data rate is double pumped; the controller drives data onto the SDO, the codec samples data present on SDO with respect to each edge of BCLK. The HDA controller must support at least one SDO. To extend outbound bandwidth, multiple SDOs may be supported                       |
| SDI  | Serial data input signal driven by the codec. This is point-to-point serial data from the codec to the HDA controller. The controller must support at least one SDI, and up to a maximum of 15 SDI's can be supported. SDI is driven by the codec at each rising edge of BCLK, and sampled by the controller at each rising edge of BCLK. SDI can be driven by the controller to initialize the codec's ID |
| RST# | Active low reset signal. Asserted to reset the codec to default power on state. RST# is sourced from the HDA controller and connects to all codecs                                                                                                                                                                                                                                                         |

Table 3. HDA Signal Definitions

| 1 112 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                  |                                               |                                                                    |  |
|-----------------------------------------|------------------|-----------------------------------------------|--------------------------------------------------------------------|--|
| Signal Name                             | Source           | <b>Type for Controller</b>                    | Description                                                        |  |
| BCLK                                    | Controller       | Output Global 24.0MHz bit clock               |                                                                    |  |
| SYNC                                    | Controller       | Output                                        | Global 48kHz Frame Sync and outbound tag signal                    |  |
| SDO                                     | Controller       | Output Serial data output from the controller |                                                                    |  |
| SDI                                     | Codec/Controller | Input/Output                                  | Serial data input from codec. Weakly pulled down by the controller |  |
| RST#                                    | Controller       | Output                                        | Global active low reset signal                                     |  |





## **6.1.2.** Signaling Topology

The HDA controller supports two SDOs for the outbound stream, up to 15 SDIs for the inbound stream. RST#, BCLK, SYNC, SDO0, and SDO1 are driven by controller to codecs. Each codec drives its own point-to-point SDI signal(s) to the controller.

Figure 5 shows the possible connections between the HDA controller and codecs:

- Codec 0 is a basic connection. There is one single SDO and one single SDI for normal transmission
- Codec 1 has two SDOs for doubled outbound rate, a single SDI for normal inbound rate
- Codec 3 supports a single SDO for normal outbound rate, and two SDIs for doubled inbound rate
- Codec N has two SDOs and multiple SDIs

The multiple SDOs and multiple SDIs are used to expand the transmission rate between controller and codecs. Section 6.2 Frame Composition, page 10 describes the detailed outbound and inbound stream compositions for single and multiple SDOs/SDIs.

The connections shown in Figure 5 can be implemented concurrently in an HDA system. The CM9882A is designed to receive a single SDO stream.





# 6.2. Frame Composition

#### 6.2.1. Outbound Frame – Single SDO

An outbound frame is composed of one 32-bit command stream and multiple data streams. There are one or multiple sample blocks in a data stream. Only one sample block exists in a stream if the HDA controller delivers a 48kHz rate of samples to the codec. Multiple sample blocks in a stream means the sample rate is a multiple of 48kHz. This means there should be two blocks in the same stream to carry 96kHz samples (Figure 6).

For outbound frames, the stream tag is not in SDO, but in the SYNC signal. A new data stream is started at the end of the stream tag. The stream tag includes a 4-bit preamble and 4-bit stream ID (Figure 7).

To keep the cadence of converters bound to the same stream, samples for these converters must be placed in the same block.



7.1+2 Channel High-Performance HDA Codec





Figure 7. SDO Stream Tag is Indicated in SYNC

## **6.2.2.** Outbound Frame – Multiple SDOs

The HDA controller allows two SDO signals to be used to stripe outbound data, completing transmission in less time to get more bandwidth. If software determines the target codec supports multiple SDO capability, it enables the 'Stripe Control' bit in the controller's Output Stream Control Register to initiate a specific stream (Stream 'A' in Figure 8) to be transmitted on multiple SDOs. In this case, the MSB of the data stream is always carried on SDO0, the second bit on SDO1 and so forth.

SDO1 is for transmitting a striped stream. The codec does not support multiple SDOs connected to SDO0.

To guarantee all codecs can determine their corresponding stream, the command stream is not striped. It is always transmitted on SDO0, and copied on SDO1.



Figure 8. Striped Stream on Multiple SDOs



### 6.2.3. Inbound Frame – Single SDI

An Inbound Frame – A single SDI is composed of one 36-bit response stream and multiple data streams. Except for the initialization sequence (turnaround and address frame), the SDI is driven by the codec at each rising edge of BCLK. The controller also samples data at the rising edge of BCLK.

The SDI stream tag is not carried by SYNC, but included in the SDI. A complete SDI data stream includes one 4-bit stream tag, one 6-bit data length, and n-bit sample blocks. Zeros will be padded if the total length of the contiguous sample blocks within a given stream is not of integral byte length (Figure 10).



Figure 9. SDI Inbound Stream



Figure 10. SDI Stream Tag and Data



## **6.2.4.** Inbound Frame – Multiple SDIs

A codec can deliver data to the controller on multiple SDIs to achieve higher bandwidth. If an inbound stream exceeds the data transfer limits of a single SDI, the codec can divide the data into separate SDI signals, each of which operate independently, with different stream numbers at the same frame time. This is similar to having multiple codecs connected to the controller. The controller samples the divided stream into separate memory with multiple DMA descriptors, then software re-combines the divided data into a meaningful stream.



Figure 11. Codec Transmits Data Over Multiple SDIs

## **6.2.5.** Variable Sample Rates

The HDA link is designed for sample rates of 48kHz. Variable rates of sample are delivered in multiple or sub-multiple rates of 48kHz. Two sample blocks per frame result in a 96kHz delivery rate, one sample block over two frames results in a 24kHz delivery rate. The HDA specification states that the sample rate of the outbound stream be synchronized by the controller, not by the codec. Each stream has its own sample rate, independent of any other stream.

The HDA controller supports 48kHz and 44.1kHz base rates. Table 4, page 14, shows the recommended sample rates based on multiples or sub-multiples of one of the two base rates.

Rates in sub-multiples (1/n) of 48kHz are interleaving n frames containing no sample blocks. Rates in multiples (n) of 48kHz contain n sample blocks in a frame. Table 5, page 14, shows the delivery cadence of variable rates based on 48kHz.

The HDA link is defined to operate at a fixed 48kHz frame rate. To deliver samples in (sub) multiple rates of 44.1kHz, an appropriate ratio between 44.1kHz and 48kHz must be maintained to avoid frequency drift. The appropriate ratio between 44.1kHz and 48kHz is 147/160. Meaning 147 sample blocks are transmitted every 160 frames.



The cadence '12-11-11-12-11-11-12-11-11-12-11-11-(repeat)' interleaves 13 frames containing no sample blocks in every 160 frames. It provides a low long-term frequency drift for 44.1kHz of delivery rate. Rates in sub-multiples (1/n) of 44.1kHz also follow this cadence AND interleave n empty frames. Rates in multiples (n) of 44.1kHz applying this cadence contain n sample blocks in the non-empty frame AND interleave an empty frame between non-empty frames (Table 6, 15).

Table 4. Defined Sample Rate and Transmission Rate

| (Sub) Multiple | 48kHz Base                             | 44.1kHz Base                              |
|----------------|----------------------------------------|-------------------------------------------|
| 1/6            | 8kHz (1 sample block every 6 frames)   | -                                         |
| 1/4            | 12kHz (1 sample block every 4 frames)  | 11.025kHz (1 sample block every 4 frames) |
| 1/3            | 16kHz (1 sample block every 3 frames)  | -                                         |
| 1/2            | -                                      | 22.05kHz (1 sample block every 2 frames)  |
| 2/3            | 32kHz (2 sample blocks every 3 frames) | -                                         |
| 1              | 48kHz (1 sample block per frame)       | 44.1kHz (1 sample block per frame)        |
| 2              | 96kHz (2 sample blocks per frame)      | 88.2kHz (2 sample blocks per frame)       |
| 4              | 192kHz (4 sample blocks per frame)     | 176.4kHz (4 sample blocks per frame)      |

Table 5. 48kHz Variable Rate of Delivery Timing

|        | Table of Holding Parish Table 11 and |                                                     |  |  |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|
| Rate   | Delivery Cadence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Description                                         |  |  |  |
| 8kHz   | YNNNNN (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | One sample block is transmitted in every 6 frames   |  |  |  |
| 12kHz  | YNNN (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | One sample block is transmitted in every 4 frames   |  |  |  |
| 16kHz  | YNN (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | One sample block is transmitted in every 3 frames   |  |  |  |
| 32kHz  | Y <sup>2</sup> NN (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Two sample blocks are transmitted in every 3 frames |  |  |  |
| 48kHz  | Y (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | One sample block is transmitted in every frame      |  |  |  |
| 96kHz  | Y <sup>2</sup> (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Two sample blocks are transmitted in each frame     |  |  |  |
| 192kHz | Y <sup>4</sup> (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Four sample blocks are transmitted in each frame    |  |  |  |

N: No sample block in a frame

Y: One sample block in a frame

 $Y^x$ : X sample blocks in a frame



Table 6. 44.1kHz Variable Rate of Delivery Timing

|           | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rate      | Delivery Cadence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11.025kHz | $ \{12\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{-\}\{11\}\{11$ |
| 22.05kHz  | {12}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{11}{-}{1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 44.1kHz   | 12-11-11-12-11-11-12-11-11-11- (repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 88.2kHz   | 12 <sup>2</sup> -11 <sup>2</sup> -11 <sup>2</sup> -12 <sup>2</sup> -11 <sup>2</sup> -12 <sup>2</sup> -11 <sup>2</sup> -11 <sup>2</sup> -12 <sup>2</sup> -11 <sup>2</sup> -11 <sup>2</sup> -12 <sup>2</sup> -11 <sup>2</sup> -11 <sup>2</sup> -(repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 174.4kHz  | 12 <sup>4</sup> -11 <sup>4</sup> -11 <sup>4</sup> -12 <sup>4</sup> -11 <sup>4</sup> -12 <sup>4</sup> -11 <sup>4</sup> -11 <sup>4</sup> -12 <sup>4</sup> -11 <sup>4</sup> -11 <sup>4</sup> -(repeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

{ - }=NNNN

22.050kHz: {12}=YNYNYNYNYNYNYNYNYNYNYNYN

{11}=YNYNYNYNYNYNYNYNYNYNYNYN

{ - }=NN

44.1kHz 12-=Contiguous 12 frames containing 1 sample blocks each, followed by one frame with no sample block.

88.2kHz 12<sup>2</sup>- =Contiguous 12 frames containing 2 sample blocks each, followed by one frame with no sample block.

174.4kHz 12<sup>4</sup>- =Contiguous 12 frames containing 4 sample blocks each, followed by one frame with no sample block.



#### 6.3. Reset and Initialization

There are two types of reset within an HDA link:

- Link Reset. Generated by assertion of the RST# signal, all codecs return to their power on state
- Codec Reset. Generated by software directing a command to reset a specific codec back to its default state

An initialization sequence is requested after any of the following three events:

- Link Reset
- Codec Reset
- Codec changes its power state (for example, hot docking a codec to an HDA system)

#### 6.3.1. Link Reset

A link reset may be caused by 3 events:

- 1. The HDA controller asserts RST# for any reason (power up, or PCI reset)
- 2. Software initiates a link reset via the 'CRST' bit in the Global Control Register (GCR) of the HDA controller
- 3. Software initiates power management sequences. Figure 12, shows the 'Link Reset' timing including the 'Enter' sequence (①~⑤) and 'Exit' sequence (⑥~⑥)

Enter 'Link Reset':

- Software writes a 0 to the 'CRST' bit in the Global Control Register of the HDA controller to initiate a link reset
- **2** When the controller completes the current frame, it does not signal the normal 8-bit frame SYNC at the end of the frame
- 3 The controller drives SYNC and all SDOs to low. Codecs also drive SDIs to low
- The controller asserts the RST# signal to low, and enters the 'Link Reset' state
- All link signals driven by controller and codecs should be tri-state by internal pull low resistors



Exit from 'Link Reset':

- **6** If BCLK is re-started for any reason (codec wake-up event, power management, etc.)
- Software is responsible for de-asserting RST# after a minimum of 100µs BCLK running time (the 100µsec provides time for the codec PLL to stabilize)
- 1 Minimum of 4 BCLK after RST# is de-asserted, the controller starts to signal normal frame SYNC
- **9** When the codec drives its SDI to request an initialization sequence (when the SDI is driven high at the last bit of frame SYNC, it means the codec requests an initialization sequence)



Figure 12. Link Reset Timing

#### 6.3.2. Codec Reset

A 'Codec Reset' is initiated via the codec RESET command verb. It results in the target codec being reset to the default state. After the target codec completes its reset operation, an initialization sequence is requested.



### **6.3.3.** Codec Initialization Sequence

- The codec drives SDI high at the last bit of SYNC to request a Codec Address (CAD) from the controller
- 2 The codec will stop driving the SDI during this turnaround period
- **3456** The controller drives SDI to assign a CAD to the codec
- The controller releases the SDI after the CAD has been assigned
- Normal operation state



Figure 13. Codec Initialization Sequence

# 6.4. Verb and Response Format

#### **6.4.1.** Command Verb Format

There are two types of verbs: one with 4-bit identifiers (4-bit verbs) and 16-bits of data, the other with 12-bit identifiers (12-bit verbs) and 8-bits of data. Table 7 shows the 4-bit verb structure of a command stream sent from the controller to operate the codec. Table 8 is the 12-bit verb structure that gets and controls parameters in the codec.

Table 7. 40-Bit Commands in 4-Bit Verb Format

| Bit [39:32] | Bit [31:28]   | Bit [27:20] | Bit [19:16] | Bit [15:0] |
|-------------|---------------|-------------|-------------|------------|
| Reserved    | Codec Address | Node ID     | Verb ID     | Payload    |



#### Table 8. 40-Bit Commands in 12-Bit Verb Format

| Bit [39:32] | Bit [31:28]   | Bit [27:20] | Bit [19:8] | Bit [7:0] |
|-------------|---------------|-------------|------------|-----------|
| Reserved    | Codec Address | Node ID     | Verb ID    | Payload   |

Table 9. Verbs Supported by the CM9882A (Y=Supported)

|                           | DIE 3.      |             |           | •                    |                      |                     | CIVIS               |                     | _                  |            |            |                 | ı              |             |                |                       |
|---------------------------|-------------|-------------|-----------|----------------------|----------------------|---------------------|---------------------|---------------------|--------------------|------------|------------|-----------------|----------------|-------------|----------------|-----------------------|
| Supported Verb            | Get Verb    | Set Verb    | Root Node | Audio Function Group | Modem Function Group | HDMI Function Group | Vendor Define Group | Audio Out Converter | Audio In Converter | Pin Widget | Sum Widget | Selector Widget | Power Widget*1 | Volume Knob | Beep Generator | Vendor Defined Widget |
| Get parameter             | F00         | -           | Y         | Y                    | -                    | -                   | -                   | Y                   | Y                  | Y          | Y          | Y               | Y              | Y           | Y              | Y                     |
| Connection Select         | F01         | 701         | -         | -                    | -                    | -                   | -                   | -                   | Y                  | Y          | -          | Y               | -              | -           | _              | _                     |
| Get Connection List Entry | F02         | -           | -         | -                    | -                    | -                   | -                   | _                   | Y                  | Y          | Y          | Y               | -              | -           | -              | -                     |
| Processing State          | F03         | 703         | -         | -                    | -                    | -                   | -                   | _                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Coefficient Index         | D-          | 5-          | -         | -                    | -                    | -                   | -                   | _                   | -                  | -          | -          | -               | -              | -           | -              | Y                     |
| Processing Coefficient    | C-          | 4-          | -         | -                    | -                    | -                   | -                   | _                   | _                  | -          | -          | -               | -              | -           | -              | Y                     |
| Amplifier Gain/Mute       | B-          | 3-          | -         | -                    | -                    | -                   | -                   | -                   | Y                  | Y          | Y          | -               | -              | -           | -              | -                     |
| Stream Format             | A-          | 2-          | -         | -                    | -                    | -                   | -                   | Y                   | Y                  | -          | -          | -               | -              | -           | -              | _                     |
| Digital Converter 1       | F0D         | 70D         | -         | -                    | -                    | -                   | -                   | Y                   | Y                  | -          | -          | -               | -              | -           | -              | -                     |
| Digital Converter 2       | F0D         | 70E         | -         | -                    | -                    | -                   | -                   | Y                   | Y                  | -          | -          | -               | -              | -           | -              | -                     |
| Power State               | F05         | 705         | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Channel / Stream ID       | F06         | 706         | -         | -                    | -                    | -                   | -                   | Y                   | Y                  | -          | -          | -               | -              | -           | -              | -                     |
| SDI Select                | F04         | 704         | -         | -                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Pin Widget Control        | F07         | 707         | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | -          | -               | -              | -           | -              | -                     |
| Unsolicited Enable        | F08         | 708         | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | -          | -               | -              | Y           | -              | -                     |
| Pin Sense                 | F09         | 709         | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | -          | -               | -              | -           | -              | -                     |
| EAPD / BTL Enable         | F0C         | 70C         | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | -          | -               | -              | -           | -              | -                     |
| All GPIO Control          | F15-<br>F19 | 715-<br>719 | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Beep Generator Control    | F0A         | 70A         | -         | -                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | Y              | -                     |
| Volume Knob Control       | F0F         | 70F         | -         | -                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | Y           | -              | -                     |
| Subsystem ID, Byte 0      | F20         | 720         | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Subsystem ID, Byte 1      | F20         | 721         | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Subsystem ID, Byte 2      | F20         | 722         | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Subsystem ID, Byte 3      | F20         | 723         | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Config Default, Byte 0    | F1C         | 71C         | -         | -                    | -                    | -                   | _                   | _                   | -                  | Y          | -          | -               | -              | _           |                | _                     |
| Config Default, Byte 1    | F1C         | 71D         | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | -          | -               | -              | -           | -              | -                     |
| Config Default, Byte 2    | F1C         | 71E         | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | _          | -               | -              | -           | -              | -                     |
| Config Default, Byte 3    | F1C         | 71F         | -         | -                    | -                    | -                   | _                   | _                   | _                  | Y          | -          | -               | -              | _           |                | -                     |
| RESET                     | -           | 7FF         | _         | Y                    | _                    | -                   | -                   | _                   | _                  | -          | _          | _               | -              | -           | -              | -                     |
|                           |             |             |           |                      |                      |                     |                     |                     |                    |            |            |                 |                |             |                |                       |



Table 10. Parameters in the CM9882A (Y=Supported)

|                                   |              |           |                      |                      |                     |                     |                     |                    | ppon       |            |                 |                |             |                |                       |
|-----------------------------------|--------------|-----------|----------------------|----------------------|---------------------|---------------------|---------------------|--------------------|------------|------------|-----------------|----------------|-------------|----------------|-----------------------|
| Supported Parameter               | Parameter ID | Root Node | Audio Function Group | Modem Function Group | HDMI Function Group | Vendor Define Group | Audio Out Converter | Audio In Converter | Pin Widget | Sum Widget | Selector Widget | Power Widget*1 | Volume Knob | Beep Generator | Vendor Defined Widget |
| Vendor ID                         | 00           | Y         | -                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Revision ID                       | 02           | Y         | -                    | -                    | -                   | 1                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Subordinate Node Count            | 04           | Y         | Y                    | -                    | -                   | 1                   | -                   | -                  | -          | -          | -               | -              | -           | 1              | -                     |
| Function Group Type               | 05           | -         | Y                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Audio Function Group Capabilities | 08           | -         | Y                    | -                    | -                   | 1                   | -                   | -                  | -          | -          | -               | -              | -           | -              | -                     |
| Audio Widget Capabilities         | 09           | -         | -                    | -                    | -                   | -                   | Y                   | Y                  | Y          | Y          | Y               | Y              | Y           | Y              | Y                     |
| Sample Size, Rate                 | 0A           | -         | Y                    | -                    | -                   | -                   | Y                   | Y                  | -          | -          | -               | -              | -           | -              | -                     |
| Stream Formats                    | 0B           | -         | Y                    | -                    | -                   | -                   | Y                   | Y                  | -          | -          | -               | -              | -           | -              | -                     |
| Pin Capabilities                  | 0C           | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | -          | -               | -              | -           | -              | -                     |
| Input Amp Capabilities            | 0D           | -         | -                    | -                    | -                   | -                   | -                   | Y                  | -          | Y          | Y               | -              | -           | ı              | -                     |
| Output Amp Capabilities           | 12           | -         | -                    | -                    | -                   | -                   | -                   | -                  | Y          | Y          | -               | -              | -           | -              | -                     |
| Connection List Length            | 0E           | -         | -                    | -                    | -                   | -                   | -                   | Y                  | Y          | Y          | Y               | -              | -           | -              | -                     |
| Supported Power States            | 0F           | -         | Y                    | -                    | -                   | 1                   | Y                   | Y                  | Y          | Y          | Y               | -              | -           | ı              | Y                     |
| Processing Capabilities           | 10           | -         | -                    | -                    |                     | ı                   | -                   | -                  | -          | -          | -               | -              | -           | ı              | Y                     |
| GPI/O Count                       | 11           | -         | -                    | -                    | -                   | ı                   | -                   | -                  | -          | -          | -               | -              | -           | ı              | -                     |
| Volume Knob Capabilities          | 13           | -         | -                    | -                    | -                   | -                   | -                   | -                  | -          | -          | -               | -              | Y           | -              | -                     |



### **6.4.2.** Response Format

There are two types of response from the codec to the controller. Solicited Responses are returned by the codec in response to a current command verb. The codec will send Solicited Response data in the next frame, without regard to the Set (Write) or Get (Read) command. The 32-bit Response is interpreted by software, opaque to the controller.

Unsolicited Responses are sent by the codec independently of software requests. Jack Detection or GPI status information can be actively delivered to the controller and interpreted by software. The 'Tag' in Bit[31:28] is used to identify unsolicited events. This tag is undefined in the HDA specifications.

Table 11. Solicited Response Format

| Bit [35] | Bit [34] | Bit [33:32] | Bit [31:0] |
|----------|----------|-------------|------------|
| Valid    | Unsol=0  | Reserved    | Response   |

Table 12. Unsolicited Response Format

| Bit [35] | Bit [34] | Bit [33:32] | Bit [31:28] | Bit [27:0] |  |
|----------|----------|-------------|-------------|------------|--|
| Valid    | Unsol=1  | Reserved    | Tag         | Response   |  |

Note: The response stream in the link protocol is 36-bits wide. The response is placed in the lower 32-bit field. Bit-35 is a 'Valid' bit to indicate the response is 'Ready'. Bit-34 is set to indicate that an unsolicited response was sent.

## 6.5. Power Management

All power management state changes in widgets are driven by software. Table 13 shows the System Power State Definitions. To simplify power management in the CM9882A, only the Audio Function supports power control. Output converters (DACs) and input converters (ADCs) have no individual power control. Software can configure whole codec power states through the audio function. Software may have various power states depending on system configuration.

Table 14 indicates those nodes that support power management.

## **6.5.1.** System Power State Definitions

Table 13. System Power State Definitions

| Power States | Definitions                                                                                  |
|--------------|----------------------------------------------------------------------------------------------|
| D0           | All Power On. Individual DACs and ADCs can be powered up or down as required                 |
| D1           | All Converters (DACs and ADCs) are Powered Down. State maintained, analog reference stays up |
| D2           | Power is still supplied. All amplifiers and converters (DACs and ADCs) are powered down.     |
|              | Codec stops PLL. State maintained. Jack-detection/GPI work.                                  |
| D3 (Hot)     | Power is still supplied. All amplifiers and converters (DACs and ADCs) are powered down.     |
|              | Codec stops PLL. State maintained. Jack-detection/GPI work.                                  |
| D3 (Cold)    | Power still supplied. All amplifiers and converters (DACs and ADCs) are powered down.        |
|              | Codec stops PLL. State maintained. Jack-detection/GPI work when internal OSC powers up.      |



## **6.5.2.** Power Controls

Table 14. Power Controls

| Item           | Description                                 | D0     | D1     | D2     | D3     | Link Reset          |
|----------------|---------------------------------------------|--------|--------|--------|--------|---------------------|
| Audio Function | HD LINK State                               | Normal | Normal | Normal | Normal | PD                  |
|                | Front DAC                                   | Normal | PD     | PD     | PD     | PD                  |
|                | Surr DAC                                    | Normal | PD     | PD     | PD     | PD                  |
|                | Cen/Lfe DAC                                 | Normal | PD     | PD     | PD     | PD                  |
|                | Side DAC                                    | Normal | PD     | PD     | PD     | PD                  |
|                | Fout DAC                                    | Normal | PD     | PD     | PD     | PD                  |
|                | MIC ADC                                     | Normal | PD     | PD     | PD     | PD                  |
|                | LINE ADC                                    | Normal | PD     | PD     | PD     | PD                  |
|                | MIX ADC                                     | Normal | PD     | PD     | PD     | PD                  |
|                | All Headphone Drivers                       | Normal | Normal | PD     | PD     | PD                  |
|                | All Mixers                                  | Normal | Normal | PD     | PD     | PD                  |
|                | All Reference                               | Normal | Normal | Normal | Normal | Normal              |
|                | Jack Detection with<br>Unsolicited Response | Normal | Normal | PD     | Normal | Normal <sup>2</sup> |

Note 1: PD=Powered Down

Note 2: Jack detection with unsolicited response is issued when a Link Reset occurs in D3 state.

## **6.5.3.** Powered Down Conditions

**Table 15. Powered Down Conditions** 

| Condition                     | Description                                                                                                                                                                                                                                                      |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LINK Response Powered Down    | Internal Clock is Stopped SDATA-IN and S/PDIF-OUT are floated with internally pulled low 47K resistors. S/PDIF-IN is also floated. Detection of 'Link Reset Entry' and 'Link Reset Exit' sequences are supported. All states are maintained if DVDD is supplied. |
| FRONT DAC Powered Down        | Analog Block and Digital Filter are Powered Down                                                                                                                                                                                                                 |
| SURR DAC Powered Down         | Analog Block and Digital Filter are Powered Down                                                                                                                                                                                                                 |
| CEN/LFE DAC Powered Down      | Analog Block and Digital Filter are Powered Down                                                                                                                                                                                                                 |
| SIDESURR DAC Powered Down     | Analog Block and Digital Filter are Powered Down                                                                                                                                                                                                                 |
| FOUT DAC Powered Down         | Analog Block and Digital Filter are Powered Down                                                                                                                                                                                                                 |
| LINE ADC Powered Down         | Analog Block and Digital Filter are Powered Down Data on SDATA-IN is quiet.                                                                                                                                                                                      |
| MIX ADC Powered Down          | Analog Block and Digital Filter are Powered Down Data on SDATA-IN is quiet.                                                                                                                                                                                      |
| MIC ADC Powered Down          | Analog Block and Digital Filter are Powered Down Data on SDATA-IN is quiet.                                                                                                                                                                                      |
| Headphone Driver Powered Down | All Headphone Drivers are Powered Down                                                                                                                                                                                                                           |
| Mixers Powered Down           | All Internal Mixer Widgets are Powered Down                                                                                                                                                                                                                      |
|                               | The DC reference and VREFOUTx at individual pin complexes are still alive.                                                                                                                                                                                       |
| Reference Power Down          | All Internal References, DC Reference, and VREFOUTx at Individual Pin<br>Complexes are Off                                                                                                                                                                       |



# 7. Electrical Characteristics

#### 7.1. DC Characteristics

## **7.1.1.** Absolute Maximum Ratings

**Table 16. Absolute Maximum Ratings** 

| Parameter                     | Symbol                 | Minimum           | Typical | Maximum | Units |  |  |  |  |  |  |  |
|-------------------------------|------------------------|-------------------|---------|---------|-------|--|--|--|--|--|--|--|
| Power Supply                  |                        |                   |         |         |       |  |  |  |  |  |  |  |
| Digital Power for Core        | DVDD                   | 2.7               | 3.3     | 3.6     | V     |  |  |  |  |  |  |  |
| Digital Power for HDA Link    | DVDD-IO*               | 1.5               | 3.3     | 3.6     | V     |  |  |  |  |  |  |  |
| Analog                        | AVDD**                 | 4.5               | 5.0     | 5.25    | V     |  |  |  |  |  |  |  |
| Ambient Operating Temperature | Ta                     | 0                 | -       | +70     | °C    |  |  |  |  |  |  |  |
| Storage Temperature           | Ts                     | -                 | -       | +125    | °C    |  |  |  |  |  |  |  |
|                               | ESD (E                 | lectrostatic Disc | harge)  |         |       |  |  |  |  |  |  |  |
|                               | Susceptibility Voltage |                   |         |         |       |  |  |  |  |  |  |  |
| All Pins                      |                        |                   | 3500    |         |       |  |  |  |  |  |  |  |

<sup>\*:</sup> The digital link power DVDD-IO must be lower than the digital core power DVDD.

## 7.1.2. Threshold Voltage

DVDD-IO=  $1.5V\pm5\%$  /  $3.3V\pm5\%$ , DVDD=  $3.3V\pm5\%$ ,  $T_{ambient}$ = $25^{\circ}C$ , with 50pF external load.

Table 17. Threshold Voltage

| Parameter                                    | Symbol          | Minimum          | Typical | Maximum          | Units |
|----------------------------------------------|-----------------|------------------|---------|------------------|-------|
| Input Voltage Range                          | V <sub>in</sub> | -0.30            | ı       | DVDD+0.30        | V     |
| Low Level Input Voltage (HDA link)           | $V_{\rm IL}$    | -                | ı       | 0.4*DVDD-IO      | V     |
| High Level Input Voltage (HDA link)          | $V_{IH}$        | 0.6*DVDD-IO      | -       | -                | V     |
| High Level Output Voltage (HDA link)         | $V_{OH}$        | 0.9*DVDD-IO      | -       | -                | V     |
| Low Level Output Voltage (HDA link)          | $V_{OL}$        | -                | -       | 0.1*DVDD-IO      | V     |
| Low Level Input Voltage (SPDIF-IN, GPIOs)    | $V_{\rm IL}$    | -                | -       | 0.44*DVDD (1.45) | V     |
| High Level Input Voltage (SPDIF-IN, GPIOs)   | $V_{IH}$        | 0.56*DVDD (1.85) | -       | -                | V     |
| High Level Output Voltage (SPDIF-OUT, GPIOs) | $V_{OH}$        | 0.9*DVDD         |         | -                | V     |
| Low Level Output Voltage (SPDIF-OUT, GPIOs)  | $V_{OL}$        | -                | -       | 0.1*DVDD         | V     |
| Input Leakage Current                        | -               | -10              | -       | 10               | μΑ    |
| Output Leakage Current (Hi-Z)                | -               | -10              | -       | 10               | μΑ    |
| Output Buffer Drive Current                  | -               | -                | 5       | -                | mA    |
| Internal Pull Up Resistance                  | -               | -                | 50k     | -                | Ω     |

<sup>\*\*:</sup> The standard testing condition before shipping is AVDD = 5.0V unless specified. Customers designing with a different AVDD should contact Cmedia technical support representatives for special testing support.



# 7.1.3. Digital Filter Characteristics

Table 18. Digital Filter Characteristics

| Filter              | Description                          | Minimum  | Typical   | Maximum | Units |
|---------------------|--------------------------------------|----------|-----------|---------|-------|
| ADC Filter          | Passband (Upper Band < -0.030dB)     | -        | 0.4350*Fs | -       | KHz   |
|                     | Passband (Upper Band < -1.0dB)       | -        | 0.4571*Fs | -       | KHz   |
|                     | Passband Ripple                      | -        | -         | ±0.030  | dB    |
|                     | Stopband                             | 0.565*Fs | =         | -       | KHz   |
|                     | Stopband Attenuation                 | 80       | =         | -       | dB    |
| ADC Highpass Filter | Passband Frequency Response: -0.15dB | -        | 20        | -       | Hz    |
|                     | (Fs=192000)                          |          |           |         |       |
| DAC Lowpass Filter  | Passband Frequency Response: -0.03dB | -        | 0.441*Fs  | -       | KHz   |
|                     | Stopband                             | 0.559*Fs | -         | 1.5*Fs  | KHz   |
|                     | Stopband Rejection                   | 90       | =         | -       | dB    |
|                     | Passband Ripple                      | -        | -         | ±0.030  | dB    |
| DAC Highpass Filter | Passband Frequency Response: -0.15dB | -        | 20        | -       | Hz    |
|                     | (Fs=192000)                          |          |           |         |       |

*Note: Fs=Sample rate.* 

# 7.1.4. SPDIF Input/Output Characteristics

DVDD= 3.3V,  $T_{ambient}$ =25°C, with 75 $\Omega$  external load.

Table 19. SPDIF Input/Output Characteristics

| Parameter                   | Symbol            | Minimum | Typical | Maximum | Units |
|-----------------------------|-------------------|---------|---------|---------|-------|
| SPDIF-OUT High Level Output | $V_{\mathrm{OH}}$ | 3.0     | 3.3     | -       | V     |
| SPDIF-OUT Low Level Output  | $V_{OL}$          | -       | 0       | 0.3     | V     |
| SPDIF-IN High Level Input   | $V_{ m IH}$       | 1.85    | -       | -       | V     |
| SPDIF-IN Low Level Input    | $V_{\rm IL}$      | -       | -       | 1.45    | V     |
| SPDIF-IN Bias Level         | Vt                | -       | 1.65    | -       | V     |



# 7.2. AC Characteristics

# 7.2.1. Link Reset and Initialization Timing

Table 20. Link Reset and Initialization Timing

| Parameter                                                | Symbol      | Minimum | Typical | Maximum | Units      |
|----------------------------------------------------------|-------------|---------|---------|---------|------------|
| RESET# Active Low Pulse Width                            | $T_{RST}$   | 1.0     | -       | -       | μs         |
| RESET# Inactive to BCLK Startup Delay for PLL Ready Time | $T_{PLL}$   | 20      | -       | -       | μs         |
| SDI Initialization Request                               | $T_{FRAME}$ | -       | -       | 1       | Frame Time |



Figure 14. Link Reset and Initialization Timing



# 7.2.2. Link Timing Parameters at the Codec

| Table 21. | Link Tir | ning Parame | eters at the Codec |
|-----------|----------|-------------|--------------------|
|-----------|----------|-------------|--------------------|

| Parameter                                                       | Symbol                | Minimum | Typical | Maximum | Units |
|-----------------------------------------------------------------|-----------------------|---------|---------|---------|-------|
| BCLK Frequency                                                  |                       | -       | 24.0    | -       | MHz   |
| BCLK Period                                                     | $T_{cycle}$           | -       | 41.67   | -       | ns    |
| BCLK Jitter                                                     | $T_{ m jitter}$       | -       | -       | 2.0     | ns    |
| BCLK High Pulse Width                                           | $T_{ m high}$         | 17.5    | -       | 24.16   | ns    |
| BCLK Low Pulse Width                                            | $T_{\mathrm{low}}$    | 17.5    | -       | 24.16   | ns    |
| SDO Setup Time at Both Rising and Falling Edge of BCLK          | $T_{\text{setup}}$    | 2.1     | -       | -       | ns    |
| SDO Hold Time at Both Rising and Falling Edge of BCLK           | $T_{\text{hold}}$     | 2.1     | -       | -       | ns    |
| SDI Valid Time After Rising Edge of BCLK (1:50pF External Load) | $T_{tco}$             | -       | 7.5     | 8.0     | ns    |
| SDI Flight Time                                                 | $T_{\mathrm{flight}}$ | -       | 2.0     | -       | ns    |



Figure 15. Link Signals Timing



# 7.2.3. SPDIF Output and Input Timing

| Table 22. | <b>SPDIF</b> | <b>Output</b> | and In | nput T | <b>Timing</b> |
|-----------|--------------|---------------|--------|--------|---------------|
|-----------|--------------|---------------|--------|--------|---------------|

| Parameter                  | Symbol              | Minimum     | Typical     | Maximum     | Units  |
|----------------------------|---------------------|-------------|-------------|-------------|--------|
| SPDIF-OUT Frequency        | -                   | -           | 3.072       | -           | MHz    |
| SPDIF-OUT Period *1        | $T_{ m cycle}$      | -           | 325.6       | -           | ns     |
| SPDIF-OUT Jitter           | $T_{ m jitter}$     | -           | -           | 4           | ns     |
| SPDIF-OUT High Level Width | $T_{\mathrm{High}}$ | 156.2 (48%) | 162.8 (50%) | 169.2 (52%) | ns (%) |
| SPDIF-OUT Low Level Width  | $T_{\mathrm{Low}}$  | 156.2 (48%) | 162.8 (50%) | 169.2 (52%) | ns (%) |
| SPDIF-OUT Rising Time      | $T_{rise}$          | -           | 2.0         | -           | ns     |
| SPDIF-OUT Falling Time     | $\mathrm{T_{fall}}$ | -           | 2.0         | -           | ns     |
| SPDIF-IN Period *2         | $T_{ m cycle}$      | -           | 325.6       | -           | ns     |
| SPDIF-IN Jitter            | $T_{ m jitter}$     | -           | -           | 10          | ns     |
| SPDIF-IN High Level Width  | $T_{\mathrm{High}}$ | 146.4 (45%) | 162.8 (50%) | 179 (55%)   | ns (%) |
| SPDIF-IN Low Level Width   | $T_{ m Low}$        | 146.4 (45%) | 162.8 (50%) | 179 (55%)   | ns (%) |

<sup>\*1:</sup> Bit parameters for 48kHz sample rate of SPDIF-OUT.



Figure 16. Output and Input Timing

#### **7.2.4.** Test Mode

The CM9882A does not support test mode or Automatic Test Equipment (ATE) mode.

<sup>\*2:</sup> Bit parameters for 48kHz sample rate of SPDIF-IN.



# 7.3. Analog Performance

**Standard Test Conditions** 

- $T_{ambient}$ =25 °C, DVDD=3.3V ±5%, AVDD=5.0V±5%
- 1kHz input sine wave; Sampling frequency=48kHz; 0dB=1Vrms
- 10KΩ/50pF load; Test bench Characterization BW:10Hz~22kHz

Table 23. Analog Performance

| Parameter                                                   | Min | Typical  | Max      | Units  |
|-------------------------------------------------------------|-----|----------|----------|--------|
| Full-Scale Input Voltage                                    | -   | 1.6      | -        | Vrms   |
| All Inputs (Gain=0dB) to ADC                                |     |          |          |        |
| Full-Scale Output Voltage (Gain=0dB)                        |     |          |          |        |
| DAC                                                         | -   | 1.25     | -        | Vrms   |
| Headphone Amplifier Output@32Ω Load                         | -   | 1.1      | -        | Vrms   |
| Dynamic Range with -60dB Signal (A-Weight)                  |     |          |          |        |
| ADC                                                         | -   | 104      | -        | dB FSA |
| DAC                                                         | -   | 108      | -        | dB FSA |
| Headphone Amplifier Output@32Ω Load                         | -   | 105      | -        | dB FSA |
| THD+N with –3dB Signal (No A-Weight)                        |     |          |          |        |
| ADC from LINE1 and MIC2                                     | -   | -85      | -        | dB FS  |
| ADC from Other Port Except LINE1 and MIC2                   | -   | -90      | -        | dB FS  |
| DAC to All Port                                             | -   | -90      | -        | dB FS  |
| Headphone Amplifier Output@32Ω Load                         | =   | -90      | -        | dB FS  |
| Magnitude Response (10KΩ load)                              |     |          |          |        |
| All DAC @Fs=48KHz (FR=±0.05dB)                              | 0   | -        | 21,792   | Hz     |
| All DAC @Fs=96KHz (FR=±0.05dB)                              | 0   | -        | 43,584   | Hz     |
| All DAC @Fs=192KHz (FR=±0.05dB)                             | 0   | -        | 87,168   | Hz     |
| All ADC @Fs=48KHz (FR=±0.04dB)                              | 0   | -        | 19,200   | Hz     |
| All ADC @Fs=96KHz (FR=±0.04dB)                              | 0   | -        | 38,400   | Hz     |
| All ADC @Fs=192KHz (FR=±0.04dB)                             | 0   | -        | 76,800   | Hz     |
| Power Supply Rejection (Measured at 1kHz Point)             | -   | -70      | -        | dB     |
| Amplifier Gain Step                                         | -   | 1.0      | -        | dB     |
| Channel Separation (Crosstalk)                              | -   | -80      | -        | dB     |
| Input Impedance (Gain=0dB)                                  | 12  | -        | 16       | ΚΩ     |
| Output Impedance                                            |     |          |          |        |
| Amplified Output                                            | _   | 2        | -        | Ω      |
| Non-Amplified Output                                        | -   | 200      | -        | Ω      |
| Digital Power Supply Current (Normal/DVD-Audio) DVDD=3.3V   | -   | 17/40    | -        | mA     |
| Digital Power Supply Current (D2)<br>DVDD=3.3V              | -   | -        | 2000     | μΑ     |
| Analog Power Supply Current (Normal Operation)<br>AVDD=5.0V | -   | 75       | -        | mA     |
| Analog Power Supply Current (D2)<br>AVDD=5.0V               | -   | 500      | -        | μΑ     |
| VREFOUTx Output Voltage                                     | -   | 0.5*AVDD | 0.8*AVDD | V      |
| VREFOUTx Output Current                                     | _   | 5        | -        | mA     |

Rev.1.1



# 8. Application Circuits

To get the best compatibility in hardware design and software driver, any modification should be confirmed with Cmedia.

# 8.1. Desktop System

This following pages show an example of a 7.1 channel output desktop system with three analog jacks on the rear panel, and with two re-tasking analog jacks on the front panel.

Table 24. Desktop System

| Analog Port | Pin    | Location    | Function Description                                                                  |
|-------------|--------|-------------|---------------------------------------------------------------------------------------|
| FRONT       | 35, 36 | Rear Panel  | Front Channel Line Output and Amplified Output                                        |
| SURR        | 39, 41 | Rear Panel  | Surround Channel Line Output                                                          |
| CENTER/LFE  | 43, 44 | Rear Panel  | Center and Low Frequency (Sub-Woofer) Channel Line Output                             |
| SIDE        | 45, 46 | Rear Panel  | Side Surround Channel Line Output                                                     |
| MIC1        | 21, 22 | Rear Panel  | Analog Microphone Input                                                               |
| LINE1       | 23, 24 | Rear Panel  | Analog Line Input                                                                     |
| LINE2       | 14, 15 | Front Panel | Re-Tasking Jack Supports Headphone Out (Default), Microphone Input, and Line Input    |
| MIC2        | 16, 17 | Front Panel | Re-Tasking Jack Supports Microphone Input (Default), Line Input, and Headphone Output |









Figure 17. Filter Connection





To pass Vista requirement in low frequency band:

- -If MIC2 is designed to be microphone input only, please put the 4.7u/X5R (C59/60) and 1k (R98/99).
- -If LINE2 is designed to be line input only, please put the 4.7u/X5R (C62/64) and 1k (R96/97).
  -If LINE2 and MIC2 are designed to support re-tasking funcion, please put non-polarity 100u cap (C59/C60/C62/C64) and 75 ohm (R98/R99/R96/
- -Add 22K pull-down resistors (R49/R50/R51/R52) to reduce pop noise when (C59/60/62/64) are polarity caps.



Figure 18. Front Panel Header and Front Panel Module Connection







Figure 19. Jack Connection at Rear Panel



#### S/PDIF module option 1: Optical



#### S/PDIF option 2: RCA only



#### S/PDIF option 3: Optical & RCA





#### Figure 20. SPDIF Input/Output Connection

# 9. Application Supplements

# 9.1. Standby Mode

In standby mode the CM9882A turns on DC bias on all analog input and output ports. This is a special application to avoid 'Pop' noise while system is in power on and power off transition stages.

Table 25 shows the DC bias state when Standby mode is enabled.

Table 25. Standby Mode

| +3.3V on DVDD (Pin-1) | +5VA on AVDD | Operation Mode |
|-----------------------|--------------|----------------|
| No (<2.0V)            | No           | Shut Down      |
| No (<2.0V)            | Yes          | Standby Mode   |
| Yes (>2.0V)           | No           | Normal         |
| Yes (>2.0V)           | Yes          | Normal         |



## 9.2. Digital Microphone Implementation

This section describes the CM9882A digital microphone implementation. There is one Clock output pin and 1 Data input pin in the CM9882A. The CM9882A provides the clock signal to the digital microphone. When the digital microphone receives the external sound input, it converts the analog signals to digital in a 1-bit format. The 1-bit data is delivered to the codec though the data input pin. The Digital Filter in the audio codec converts the 1-bit data stream into Pulse Code Modulation (PCM) data. The PCM data is sent to the HDA controller through the HDA link.



Figure 21. Digital Microphone Implementation

The CM9882A supports a two-wire interface for the digital microphone and operates in single-channel (mono type) or stereo-channel mode. One pin is clock output to the digital microphone, and the other is a serial pin. The default clock output is 2.048MHz.

The CM9882A uses one data pin to support stereo inputs from various digital microphones and microphone module. Popular digital microphones provided from Fortemedia, Akustica, Knowles, and Hosiden are supported. Please contact Cmedia and your digital microphone vendor to get the best compatibility between the CM9882A and various digital microphones.



Figure 22. Stereo Digital Microphone Connection



# 10. Mechanical Dimensions



|        | MILLIMETER  |         |      | INCH                  |           |       |
|--------|-------------|---------|------|-----------------------|-----------|-------|
| SYMBOL | MIN         | TYP     | MAX  | MIN                   | TYP       | MAX   |
| A      | -           | -       | 1.60 | -                     | -         | 0.063 |
| A1     | 0.05        | -       | 0.15 | 0.002                 | -         | 0.006 |
| A2     | 1.35        | 1.40    | 1.45 | 0.053                 | 0.055     | 0.057 |
| С      | 0.09        | -       | 0.20 | 0.004                 | -         | 0.008 |
| D      |             | 9.00 BS | С    | (                     | ).354 BSC |       |
| D1     |             | 7.00 BS | С    | 0.276 BSC             |           |       |
| D2     |             | 5.50    |      | 0.217                 |           |       |
| Е      |             | 9.00 BS | С    | 0.354 BSC             |           |       |
| E1     |             | 7.00BSC | C    | 0.276 BSC             |           |       |
| E2     |             | 5.50    |      |                       | 0.217     |       |
| b      | 0.17        | 0.20    | 0.27 | 0.007                 | 0.008     | 0.011 |
| e      | 0.50 BSC    |         |      | e 0.50 BSC 0.0196 BSC |           | С     |
| TH     | $0_{\rm o}$ | 3.5°    | 7°   | $0_{\rm o}$           | 3.5°      | 7°    |
| L      | 0.45        | 0.60    | 0.75 | 0.018                 | 0.0236    | 0.030 |
| L1     | _           | 1.00    | -    | -                     | 0.0393    | -     |

| TITLE: LQFP-48 (7.0x7.0x1.6mm) |                  |             |        |  |  |
|--------------------------------|------------------|-------------|--------|--|--|
| PAC                            | KAGE O           | UTLINE DRA  | WING,  |  |  |
|                                | FOOTI            | PRINT 2.0mm | l      |  |  |
| I                              | EADFRA           | ME MATER    | IAL    |  |  |
| APPROVE                        | APPROVE DOC. NO. |             |        |  |  |
|                                | VERSION 02       |             |        |  |  |
| CHECK DWG NO. PKGC-065         |                  |             |        |  |  |
| DATE                           |                  |             |        |  |  |
| C-N                            | /IEDIA EI        | LECTRONICS  | S INC. |  |  |



#### **C-MEDIA ELECTRONICS INC.**

6F.100, Sec. 4, Civil Boulevard, Taipei, Taiwan 106, R.O.C.

Tel: 886-2-87731100 Fax: 886-2-87732211

www.cmedia.com.tw